# Digital Circuits and Systems Lecture 10 Synthesis

Tian Sheuan Chang

#### **SYNTHESIS OVERVIEW**

## **HDL-Based Design Flow**



Fig. 8-1 Process of HDL Simulation and Synthesis

# Levels of Design



## Register Transfer Level Synthesis

Synthesis = Domain Translation + Optimization



#### Two-Level Logic Optimization

- Two-level logic representations
  - Sum-of-product form
  - Product-of-sum form
- Two-level logic optimization
  - Key technique in logic optimization
  - Many efficient algorithms to find a near minimal representation in a practical amount of time
  - In commercial use for many years
  - Minimization criteria: <u>number of product terms</u>
- Example: F = XYZ + XYZ + XYZ + XYZ+XYYZ



$$F = X\overline{Y} + YZ$$

## Multi-Level Logic Optimization

- Transforms a combinational circuit to meet performance or area constraints
  - Two-level minimization
  - Common factors or kernel extraction
  - Common expression re-substitution
- In commercial use for many years
- Example:

$$f1 = abcd + abce + abcd + abcd + abcd + abcdf$$

$$ac + cdf + abcde + abcdf$$

$$f2 = bdg + bdfg + bdg + bdeg$$

$$f1 = c (\overline{a} + x) + a\overline{c}x$$

$$f2 = gx$$

$$x = d (b + f) + \overline{d} (\overline{b} + e)$$

# **Technology Mapping**

- Goal: translation of a technology independent representation (e.g. Boolean networks) of a circuit into a circuit in a given technology (e.g. standard cells) with optimal cost
- Optimization criteria:
  - Minimum area
  - Minimum delay
  - Meeting specified timing constraints
  - Meeting specified timing constraints with minimum area
- Usage:
  - Technology mapping after technology independent logic optimization
  - Technology translation

# **Timing Optimization**

- There is always a trade-off between area and delay
- Optimize timing to meet delay spec. with minimum area



#### RTL SYNTHESIS

#### **Domain Translation**



#### Combinational Circuit Generation

always @ (x or a or b or c or d or s) begin /\*d1\*/ x = a + b;if(s) x = c - d; /\*d3\*/ V = X; end Input HDL always @ (x or a or b or c or d or s) begin /\*d1\*/ x = a + b; if(s) x = c - d; /\*d3\*/ else x = x; /\*d4\*/ x = s mux x; /\*d5\*/ V = X; end Modified 3-address code



## Special Element Inferences

- Given an HDL at RTL, three special elements need to be inferred to keep the special semantics in the HDL.
  - Latch (D-type) inference
  - Flip-Flop (D-type) inference
  - Tri-state buffer inference

reg Q; always@(D or en) if(en) Q = D;

Latch is needed!!

reg Q;
always@(posedge clk)
Q <= D;

Flip-flop is needed!!

reg Q;
always@(D or en)
if(en) Q = D;
else Q = 1'bz;
Tri-state buffer

is needed!!

# Typical Latch Inference

- Conditional assignments are not completely specified
  - Check if the else-clause exists
- Outputs conditionally assigned in an if-statement are not assigned before entering or after leaving the if-statement

```
always@(D or S)

if(S) Q = D;

Infer latch

for Q
```

```
always@(S or A or B)
begin
Q = A;  Do not infer latch
if(S) Q = B; for Q
end
```

# Typical Latch Inference

Unreasonable limitations on coding style



#### **Terminology**

- Clocked statement: edge-triggered always statement
  - Simple clocked statement
  - e.g., always @ (posedge clock)
  - Complex clocked statement
  - e.g., always @ (posedge clock or posedge reset)
- Flip-flop inference must be conducted when synthesizing the clocked statements

# Typical Flip-flop Inference on Complex Clocked Statements

- Require the following syntactic template
  - An if-statement immediately follows the always statement
  - Each variable in the event list except the clock signal must be a selective signal of the if-statement
  - Assignments in the blocks B1 and B2 must be constant assignments (e.g., x=1, etc.)

always @ (posedge clock or posedge reset or negedge set)

if(reset) begin B1 end else if (!set) begin B2 end else begin B3 end

# Typical Flip-flop Inference on Complex Clocked Statements

An example

```
always @ (posedge clk or posedge R)

if(R) Q = 0;
else Q = D;

Clk
```

- Disadvantages
  - Syntactic template results in unreasonable limitations in coding style

```
always @ (posedge clk or posedge R) begin Q = D; if (R) Q = 0; end
```

#### Typical Tri-state Buffer Inference

- If a data object Q is assigned a high impedance value 'Z' in a multi-way branch statement (if, case, ?:)
  - Associated Q with a tri-state buffer
  - If Q associated with a tri-state buffer has also a memory attribute (latch, flip-flop)
    - Real hardware cannot propagate Hi-Z (Hi-Z propagation problem)
    - Place two memory elements to the control and the data inputs of tri-state buffer

```
reg Q; always @ (En or D) \stackrel{En}{if(En)} Q = D; else Q = 1'bz; \stackrel{En}{o} \stackrel{C}{o} \stackrel{C}{o}
```

#### **SYNTHESIS SCRIPTS**

# Synthesis in design flow

- Synthesis
  - Tool: Design compiler (synopsys)
  - Goal
    - Model translation from RTL to gate-level
    - Technology mapping
    - Constrained optimization
- Timing/area/power analysis
  - Tool: Design Compiler, PrimeTime, PrimePower (synopsys)
  - Goal
    - Hardware performance verification
- Gate-level simulation
  - Tool: ncverilog (cadence)
  - Goal
    - Functionality verification



## Data flow in Design Compiler

- What you need to prepare:
  - RTL codes
  - Synthesis script
  - Gate-level testbench



Introduction to Design Compiler

- Design Compiler (dc)
  - Kernel of synthesis tool
- Command-line interface
  - Easy to iterative compiling
  - dc\_shell: original command of DC
  - dc\_shell-t: dc\_shell + tcl (tool command language)
- Menu-driven interface
  - Friendly GUI interface
  - Design Vision (dv) supports dc\_shell and dc\_shell-t
  - Design Analyser (da) only supports dc\_shell
  - Open tools by command
    - dv &

Before learning DC, you should learn the tcl first.

da &



#### Synthesis Script in DC

#### **Flow**

- First, select a semiconductor vendor
  - TSMC
  - UMC
  - others
- Default setting: .synopsys\_dc.setup
  - Search directory
    - Synopsys root directory
    - Home directory
    - Working directory (highest priority)
  - 3 files are executed automatically.
  - Viewed by command Is –Ia



## 1. Specify library

- Search path
  - lists all the related directories of design and libraries.
  - Syntax: set search\_path {"..."}
- Link library
  - lists all technology process libraries with various timing condition.
  - Syntax: set link\_library {"wc.db" "bc.db"}
- Target library
  - selects libraries from link\_library.
  - Syntax: set target\_library {"wc.db" "memory.db"}
- Symbol library
  - defines symbols of schematic view for DV or DA.
  - Syntax: set symbol\_library file.sdb
- DesignWare library
  - defines built-in operators in Synopsys
  - Syntax: set synthetic\_library {"dw\_foundation.sldb"}

#### 2. Read design

- Supported format
  - Verilog, VHDL, SystemVerilog
  - Synopsys internal database format (.db, .ddc)
  - Berkeley Escpresso format (.pla)
- Method1:
  - analyze (only HDL)
    - Read HDL source files, check errors.
    - Create and store HDL-independent intermediate objects.
  - elaborate (only HDL)
    - Translate intermediate objects into technology-independent design (GTECH).
    - Load parameters in HDL source files.
    - Replace DesignWare components.
    - Execute link command to resolve design references.
- Method2:
  - read\_file
    - Read files with selected format.
    - Execute the same steps in analyze and elaborate (without link and loading param.).
    - Do not create intermediate objects (default).
    - Ex1: read\_file -rtl -format verilog \$RTL
    - Ex2: read\_file -netlist -format verilog \$GATE\_LEVEL

## Set current design

- Only one design can be set as current design for optimization.
- Setting current design ways:
  - Automatic setting after command
    - read\_file
    - elaborate
  - Direct command:
    - current\_design design\_name

# Link design

- Liking design (resolving references) is to connect all library components and design its references.
- Command:
  - link
- Performed steps:
  - libraries to reference
    - local\_link\_library (highest priority)
    - link\_library
    - search\_path (lowest priority)
  - reference to design



#### 3. Create clock

- Creating clock
  - Command:
    - create\_clock -name name -period value -waveform {Tr, Tf} port
  - Default clock characteristics (ideal clock)
    - 0 delay at clock port
    - 0 propagation delay
    - 0 transition delay
    - 0 uncertainty
  - Ex:



#### Clock network effects

- Clock latency
  - consists of
    - Source latency: clock source to clock pin
    - Network latency: clock pin to register clock pin
- Clock uncertainty (skew)
  - Maximum differences between the arrival of clock signals at registers

Clock Latency

- Transition time
  - It takes for a signal to change from low to high, or high to low.
  - Transition time of input affects
    - Delay to output
    - Transition time of output



Clock

Uncertainty

# 4. Define design environment

- Design environment
  - Operating condition
    - temperature
    - supply voltage
    - manufacturing process
  - Wire load model
  - System interface characteristics
    - input drive
    - input/output load
    - fanout load



#### Operating condition

- General operating conditions in technology process
  - best case (fast)
  - typical case
  - worst case (slow)
- List available operation condition (library should be link before.)
  - Command
    - read\_file my\_lib.db
    - report\_lib my\_lib
- Specify operating condition
  - Command
    - set\_operating\_conditions op\_name -library library\_name
    - set\_operating\_conditions -max wost\_op -min best\_op

```
set WORST_OP "slow"
set BEST_OP "fast"
...
if [array exist BEST_LIB] {
    set_operating_conditions -max $WORST_OP -min $BEST_OP
} else {
    set_operating_conditions -max $WORST_OP
}
```

#### Wire load model

- Wire load model is defined in library.
- Wire effect estimation
  - wire length
  - fanout
- 3 Hierarchical wire load modes
  - Top (most rough estimation)
    - no subdesigns' wire load models
  - Enclosed
    - depends on its level
  - Segmented (most accurate estimation)
    - depends on its positions.



#### 5. Set design constraints

- Two types of constraints in DC
  - Design rule constraints (precedence)
    - include
      - max. transition time
      - max. fanout
      - max/min. capacitance
    - are defined by technology library.
    - can be defined more restrictively by designer.
  - Optimization constraints
    - include
      - area
      - speed
    - are defined by designer.

#### Design rule constraints

- Max transition time (ns)
  - is the longest time to drive a pin and change its value.
  - command: set\_max\_transition time IN/OUT/design
- Max fanout (no unit)
  - ∑fanout\_load <= max\_fanout</p>
  - A high drive strength cell has higher fanout.
  - command: set\_max\_fanout value IN/design
- Max capacitance
  - is total capacitive load(net) that an output pin can drive.
  - command: set\_max\_capacitance C IN/OUT/design
- Min capacitance
  - specifies min load that a cell drive.
  - command: set\_min\_capacitance C IN
- Typical design rule scenarios
  - set\_max\_fanout + set\_max\_transition
  - set\_max\_fanout + set\_max\_capacitance

#### Optimization constraints

#### Timing constraint

- sets input delay on pins or input/output ports relative to a clock signal.
- command: set\_input\_delay delay -clock clock in
- command: set\_output\_delay delay –clock clock out

#### Max area

- unit: number of gates, instead of physical area
- ignored components in optimization
  - unknown components
  - components with unknown area
  - technology-independent generic cells
- command: set\_max\_area area
- area = 0 (as small as possible)

# 6. Select compile strategy

- Three compile strategies
  - Top-down compile
  - Bottom-up compile
  - Mixed compile
- Methods for resolving instances
  - Uniquify method
  - Compile-once-don't-touch method
  - Ungroup method



Top-level design

**Design Compiler memory:** loaded designs

#### 7. Optimization

- DC performs 3 optimization levels
  - Architectural optimization on HDL descrition
    - Sharing common expressions
    - Sharing resources
    - Selecting DesignWare implementations
    - Reordering operators
    - Identifying arithmetic expressions for data-path synthesis (DC-ultra)
  - Logic-level optimization on GTECH netlist
    - Structuring
    - Flattening for conditional logic
  - Gate-level optimization on technology-dependent netlist
    - Technology mapping
    - Delay optimization
    - Design rule fixing
    - Area optimization

#### compile

- Default synthesis algorithm
  - command
    - compile
    - compile –map\_effort median –area\_effort median
- Advanced synthesis algorithms
  - High-performance designs
    - compile\_ultra
  - Maximum performance
  - Minimum area
  - Data path
- More information
  - Refer to "Design Compiler Optimization Reference Manual"

# 7. Analyze design problems

| Object     | Command                                                                            | Description                                                                                                                        |
|------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Design     | report_design report_area report_hierarchy report_resources                        | Reports design characteristics. Reports design size and object counts. Reports design hierarchy. Reports resource implementations. |
| Instances  | report_cell                                                                        | Displays information about instances.                                                                                              |
| References | report_reference                                                                   | Displays information about references.                                                                                             |
| Pins       | <pre>report_transitive_fanin report_transitive_fanout</pre>                        | Reports fanin logic.<br>Reports fanout logic.                                                                                      |
| Ports      | <pre>report_port report_bus report_transitive_fanin report_transitive_fanout</pre> | Displays information about ports. Displays information about bused ports. Reports fanin logic. Reports fanout logic.               |
| Nets       | <pre>report_net report_bus report_transitive_fanin report_transitive_fanout</pre>  | Reports net characteristics.<br>Reports bused net characteristics.<br>Reports fanin logic.<br>Reports fanout logic.                |
| Clocks     | report_clock                                                                       | Displays information about clocks.                                                                                                 |

#### Area

- Analyzing area
  - Combinational area
  - Non-combinational area
  - Total area
- Report for current design
  - report\_area
- Report for current design across the hierarchy
  - report\_area -heirarchy

Report : area Design : JBF Version: B-2008.09-SP2 : Wed Dec 23 20:38:36 2009 Library(s) Used: Number of ports: 169 Number of nets: 70269 Number of cells: 55211 Number of references: 205 Combinational area: 669475.743010 Noncombinational area: 1593732.288294 Net Interconnect area: 13561542.382202 Total cell area: 2263208.031303 Total area: 15824750.413506

## **Timing**

- report\_design
  - Shows operating conditions, wire load model and mode, timing ranges, internal input and output, and disabled timing arcs.
- check\_timing
  - Checks for unconstrained timing paths and clock-gating logic.
- report\_port
  - Shows unconstrained input and output ports and port loading.
- report\_timing\_requirements
  - Shows all timing exceptions set on the design.
- report\_clock
  - Checks the clock definition and clock skew information.
- report\_path\_group
  - Shows all timing path groups in the design.
- report\_timing
  - Checks the timing of the design.
  - Slack should be 0 or positive.
- report constraint
  - Checks the design constraints.
- report\_delay\_calculation
  - Reports the details of a delay arc calculation.

# 8. Change naming rule

- Goal
  - Change naming rule in netlist to avoid confliction in APR.
- Variables
  - bus\_inferface\_sytle
    - individual bits of bus
  - bus\_naming\_style
    - individual port member, net member, or cell instance
  - hdlout\_internal\_busses
    - internal bused nets by parsing the names of the nets.

```
set bus_inference_style {%s[%d]}
set bus_naming_style {%s[%d]}
set hdlout_internal_busses true
```

#### 9. Save design

- database (.db)
  - Command: write –hierarchy –format db –output file.db
- netlist (.v)
  - IEEE standard Verilog
  - Command: write –hierarchy –format verilog –output file.v
- standard delay format (.sdf)
  - Delay model for gate-level simulation
  - Command: write\_sdf -context verilog -version 1.0 file.sdf
- standard parasitic extraction format(.spef)
  - Netlist with RC information
  - Command: write\_parasitics –format reduced –output file.spef
  - format reduced: one resistance and one capacitance for net model
- Synopsys design constraints (.sdc)
  - Command: write\_sdc file.sdc

#### Gate-level simulation

#### Command

- ncverilog testbench –v tech\_model.v +access+r
- tech\_model.v
  - Path: /CAD/UMC0090/UMC90\_CELL/UMC90\_CELL/SP\_RVT\_C05/verilog
  - File: I90sprvt.v